Icemos Technology Ltd Product Specification 1000.433501 Issue Date 29 June 2015 14:08:33

| Category      | Parameter |                                                 | Specification                     | Measurement Method          |
|---------------|-----------|-------------------------------------------------|-----------------------------------|-----------------------------|
| OverallWafer  | 1.0       | Diameter                                        | 150.00 +/- 0.50 mm                |                             |
|               | 2.0       | Primary Flat Orientation                        | {110}+/-0.5 degree                | Wafer Vendor                |
|               | 3.0       | Primary Flat Length                             | 57.50 +/- 2.50 mm                 | Wafer Vendor                |
|               | 4.0       | Secondary Flat Orientation                      | None                              |                             |
|               | 5.0       | Overall Thickness                               | 323.00 +/- 11.00 μm               | ADE, 100%                   |
|               | 6.0       | Total Thickness Variation (TTV)                 | <3.00μm                           | Guaranteed by Process       |
|               | 7.0       | Bow                                             | <60.00μm                          | ADE to ASTM F534, 20%       |
|               | 8.0       | Warp                                            | <60.00μm                          | ADE to ASTM F657, 20%       |
|               | 9.0       | Edge Chips                                      | 0                                 | Bright Light, 100% (note 2) |
|               | 10.0      | Edge Exclusion                                  | 3mm                               |                             |
| HandleSilicon | 11.0      | Handle Growth Method                            | CZ                                | Wafer Vendor                |
|               | 12.0      | Handle Orientation                              | {100} +/- 0.5 degree              | Wafer Vendor                |
|               | 13.0      | Handle Thickness                                | 300.00 +/- 10.00 μm               | ADE, 100%                   |
|               | 14.0      | Handle Doping Type                              | N                                 | Wafer Vendor                |
|               | 15.0      | Handle Dopant                                   | Antimony                          | Wafer Vendor                |
|               | 16.0      | Handle Resistivity                              | 0.01 ~ 0.025 Ohmcm                | Wafer Vendor                |
|               | 17.0      | Backside Finish                                 | Polished with oxide and lasermark | Wafer Vendor                |
| BuriedOxide   | 18.0      | Oxide Type                                      | Thermal                           |                             |
|               | 19.0      | Oxide Thickness                                 | 10,000.00 +/- 500.00 A            | Nanospec centre point, 4%   |
|               | 20.0      | Oxide formed on                                 | Handle Wafer                      |                             |
| DeviceSilicon | 21.0      | Device Growth Method                            | CZ                                | Wafer Vendor                |
|               | 22.0      | Device Orientation                              | {100} +/- 0.5 degree              | Wafer Vendor                |
|               | 23.0      | Nominal Thickness                               | 22.50 +/- 0.50 μm                 | FTIR, 100% 9-Pt (note3)     |
|               | 24.0      | Distance to device silicon edge from wafer edge | <= 2.0mm                          | Typical by process          |
|               | 25.0      | Device Doping Type                              | N                                 | Wafer Vendor                |
|               | 26.0      | Device Dopant                                   | Antimony                          | Wafer Vendor                |
|               | 27.0      | Device Resistivity                              | 0.01 - 0.025 Ohmem                | Wafer Vendor                |
|               | 28.0      | Voids                                           | 0                                 | Bright Light, 100% (note 2) |
|               | 29.0      | Scratches                                       | 0                                 | Bright Light, 100% (note 2) |
|               | 30.0      | Haze                                            | none                              | Bright Light, 100% (note 2) |
| OverallWafer  | 31.0      | Backside Laser Marking Type                     | Scribe by DOT MATRIX              |                             |

Page 1 of 2 17/02/2022 www.icemostech.com

| Part Number       |                      | Customer                                                                                |                       |  |
|-------------------|----------------------|-----------------------------------------------------------------------------------------|-----------------------|--|
| Category          | Parameter            | Specification                                                                           | Measurement Method    |  |
| Shipping Details  | Wafer per box :      | Max 25                                                                                  |                       |  |
|                   | Packaging:           | Taped Polypropylene Wafer Box<br>Empak, Ultrapak, 150.00mm<br>Antistatic Double Bagging |                       |  |
|                   | Lot Shipment Data    | Device Thickness Bow / Warp Data Handle and SOI Thickness                               |                       |  |
| Explanatory Notes | 1. Microscope inspec | tion performed using microscope scan as below. 5x objective.                            |                       |  |
|                   |                      | pections performed exclude all wafer area outside the edge exclusio                     | on defined in Overall |  |

Wafer, Edge Exclusion. High intensity bright lamp inspection as per ASTM F523.





Additional Information