Icemos Technology Ltd Product Specification 1000.565301 Issue Date 20 January 2020 09:1.

|--|

| Category      | Parameter |                                                 | Specification                      | Measurement Method          |
|---------------|-----------|-------------------------------------------------|------------------------------------|-----------------------------|
| OverallWafer  | 1.0       | Diameter                                        | 150.00 +/- 0.50 mm                 |                             |
|               | 2.0       | Primary Flat Orientation                        | {110}+/-1 degree                   | Wafer Vendor                |
|               | 3.0       | Primary Flat Length                             | 57.50 +/- 2.50 mm                  | Wafer Vendor                |
|               | 4.0       | Secondary Flat Orientation                      | none                               |                             |
|               | 5.0       | Overall Thickness                               | 700.00 +/- 17.00 μm                | ADE, 100%                   |
|               | 6.0       | Total Thickness Variation (TTV)                 | <5.00μm                            | Guaranteed by Process       |
|               | 7.0       | Bow                                             | <30.00μm                           | ADE to ASTM F534, 20%       |
|               | 8.0       | Warp                                            | <30.00μm                           | ADE to ASTM F657, 20%       |
|               | 9.0       | Edge Chips                                      | 0                                  | Bright Light, 100% (note 2) |
|               | 10.0      | Edge Exclusion                                  | 5mm                                |                             |
| HandleSilicon | 11.0      | Handle Growth Method                            | Any                                | Wafer Vendor                |
|               | 12.0      | Handle Orientation                              | Any                                | Wafer Vendor                |
|               | 13.0      | Handle Thickness                                | 600.00 +/- 15.00 μm                | ADE, 100%                   |
|               | 14.0      | Handle Doping Type                              | Any                                | Wafer Vendor                |
|               | 15.0      | Handle Dopant                                   | Any                                | Wafer Vendor                |
|               | 16.0      | Handle Resistivity                              | 1-10 Ohmcm                         | Wafer Vendor                |
|               | 17.0      | Backside Finish                                 | Polished with oxide and laser mark | Process conditions          |
| BuriedOxide   | 18.0      | Oxide Type                                      | Thermal                            |                             |
|               | 19.0      | Oxide Thickness                                 | 5,000.00 +/- 250.00 A              | Nanospec centre point, 4%   |
|               | 20.0      | Oxide formed on                                 | Handle or Device Wafer             |                             |
| DeviceSilicon | 21.0      | Device Growth Method                            | Any                                | Wafer Vendor                |
|               | 22.0      | Device Orientation                              | {100} +/- 1 degree                 | Wafer Vendor                |
|               | 23.0      | Nominal Thickness                               | 100.00 +/- 0.50 μm                 | FTIR, 100% 9-Pt (note3)     |
|               | 24.0      | Distance to device silicon edge from wafer edge | <= 2mm                             | Typical by process          |
|               | 25.0      | Device Doping Type                              | N                                  | Wafer Vendor                |
|               | 26.0      | Device Dopant                                   | Phos                               | Wafer Vendor                |
|               | 27.0      | Device Resistivity                              | >1000 Ohmcm                        | Wafer Vendor                |
|               | 28.0      | Voids                                           | none                               | Bright Light, 100% (note 2) |
|               | 29.0      | Scratches                                       | 0                                  | Bright Light, 100% (note 2) |
|               | 30.0      | Haze                                            | none                               | Bright Light, 100% (note 2) |

Page 1 of 2 02/09/2020 www.icemostech.com

| Part Number       |                                                                                                                | Customer                                                                                |                    |
|-------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------------------|
| Category          | Parameter                                                                                                      | Specification                                                                           | Measurement Method |
| Shipping Details  | Wafer per box :                                                                                                | Max 25                                                                                  |                    |
|                   | Packaging:                                                                                                     | Taped Polypropylene Wafer Box<br>Empak, Ultrapak, 150.00mm<br>Antistatic Double Bagging |                    |
|                   | Lot Shipment Data                                                                                              | Device Thickness<br>Bow / Warp Data<br>Handle and SOI Thickness                         |                    |
| Explanatory Notes | 1. Microscope inspec                                                                                           | ction performed using microscope scan as below. 5x objective.                           |                    |
|                   | 2. All bright light inspections performed exclude all wafer area outside the edge exclusion defined in Overall |                                                                                         |                    |

2. All bright light inspections performed exclude all wafer area outside the edge exclusion defined in Overal Wafer, Edge Exclusion. High intensity bright lamp inspection as per ASTM F523.





Additional Information